As a result, it is packaged as 8-VFSOP (0.091, 2.30mm Width). It is contained within the Tape & Reel (TR)package. T flip flop uses Non-Invertedas the output. It is configured with a trigger that uses Positive Edge. There is an electronic component mounted in the way of Surface Mount. The supply voltage is set to 0.8V~3.6V. It is operating at -40°C~125°C TA. It is an electronic flip flop with the type D-Type. In FPGA terms, D flip flop is a type of 74AUPseries FPGA. This D flip flop should not have a frequency greater than 309MHz. It has been determined that there have been 8 terminations. It is a member of the 74AUP2G79 family. Power is provided by a 1.1V supply. The input capacitance of this JK flip flopis 0.6pF farads. AUP/ULP/Vis the family of this D flip flop. The electronic part is mounted in the way of Surface Mount. The electronic flip flop is designed with pins 8. This device has Positive Edgeas its clock edge trigger type. As soon as 3.6Vis reached, Vsup reaches its maximum value. The number of input lines is 2. 500nAquiescent current consumed.
74AUP2G79DC-Q100H Features
Tape & Reel (TR) package 74AUP series 8 pins
74AUP2G79DC-Q100H Applications
There are a lot of Nexperia USA Inc. 74AUP2G79DC-Q100H Flip Flops applications.