It is packaged in the way of 20-SSOP (0.209, 5.30mm Width). There is an embedded version in the package Tape & Reel (TR). T flip flop uses Non-Invertedas the output. The trigger it is configured with uses Positive Edge. Surface Mountis in the way of this electric part. The JK flip flop operates with an input voltage of 1V~5.5V volts. Temperature is set to -40°C~125°C TA. Logic flip flops of this type are classified as D-Type. It is a type of FPGA belonging to the 74LV series. Its output frequency should not exceed 100MHz. In total, there are 1 elements. As a result, it consumes 160μA of quiescent current without being affected by external factors. 20terminations have occurred. D latch belongs to the 74LV273 family. It is powered from a supply voltage of 3.3V. JK flip flop input capacitance is 3.5pF farads. LV/LV-A/LVX/His the family of this D flip flop. It is part of the FF/Latchesbase part number family. Vsup reaches its maximum value at 5.5V. For normal operation, the supply voltage (Vsup) should be kept above 1V. There are 3.3V power supplies attached to it.
74LV273DB,118 Features
Tape & Reel (TR) package 74LV series 3.3V power supplies
74LV273DB,118 Applications
There are a lot of NXP USA Inc. 74LV273DB,118 Flip Flops applications.