It is packaged in the way of 20-SOIC (0.209, 5.30mm Width). As part of the package Tube, it is embedded. As configured, the output uses Non-Inverted. JK flip flop uses Positive Edgeas the trigger. There is an electronic component mounted in the way of Surface Mount. A voltage of 2.7V~3.6Vis used as the supply voltage. In this case, the operating temperature is -40°C~85°C TA. This logic flip flop is classified as type D-Type. This type of FPGA is a part of the 74LVTH series. It should not exceed 150MHzin terms of its output frequency. In total, it contains 1 elements. T flip flop consumes 190μA quiescent energy. It has been determined that there have been 20 terminations. A voltage of 3V provides power to the D latch. The input capacitance of this T flip flop is 3pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. Electronic devices of this type belong to the LVTfamily. It reaches the maximum supply voltage (Vsup) at 3.6V. For normal operation, the supply voltage (Vsup) should be above 2.7V.
74LVTH273SJ Features
Tube package 74LVTH series
74LVTH273SJ Applications
There are a lot of Rochester Electronics, LLC 74LVTH273SJ Flip Flops applications.