18 Bit Universal Bus Transceiver -40°C~85°C Universal Bus Functions 74GTLP Series 0.5mm 3.3V 56-TFSOP (0.240, 6.10mm Width)
SOT-23
GTLP18T612MTD Datasheet
non-compliant
In-Stock: 0 items
Specifications
Name
Value
Type
Parameter
Mounting Type
Surface Mount
Package / Case
56-TFSOP (0.240, 6.10mm Width)
Surface Mount
YES
Operating Temperature
-40°C~85°C
Packaging
Tube
Series
74GTLP
JESD-609 Code
e3
Pbfree Code
yes
Part Status
Obsolete
Moisture Sensitivity Level (MSL)
2 (1 Year)
Number of Terminations
56
Terminal Finish
MATTE TIN
Voltage - Supply
3.15V~3.45V
Terminal Position
DUAL
Terminal Form
GULL WING
Peak Reflow Temperature (Cel)
260
Number of Functions
1
Supply Voltage
3.3V
Terminal Pitch
0.5mm
Reach Compliance Code
unknown
Time@Peak Reflow Temperature-Max (s)
NOT SPECIFIED
Pin Count
56
JESD-30 Code
R-PDSO-G56
Qualification Status
COMMERCIAL
Supply Voltage-Max (Vsup)
3.45V
Supply Voltage-Min (Vsup)
3.15V
Number of Circuits
18-Bit
Number of Ports
2
Number of Bits
18
Output Characteristics
OPEN-DRAIN/3-STATE
Current - Output High, Low
24mA 24mA
Logic Type
Universal Bus Transceiver
Output Polarity
TRUE
Propagation Delay (tpd)
6.5 ns
Length
14mm
Height Seated (Max)
1.2mm
Width
6.1mm
RoHS Status
ROHS3 Compliant
Pricing & Ordering
Quantity
Unit Price
Ext. Price
1
$7.76000
$7.76
500
$7.6824
$3841.2
1000
$7.6048
$7604.8
1500
$7.5272
$11290.8
2000
$7.4496
$14899.2
2500
$7.372
$18430
GTLP18T612MTD Product Details
GTLP18T612MTD Overview
56-TFSOP (0.240, 6.10mm Width) contains this file. Tube is how it's packaged. Flexible 18-Bit circuits are used to achieve its superior performance. A Universal Bus Transceiver logic type is used in this electrical device. In this case, the electronic part is mounted in the direction of Surface Mount. Over -40°C~85°C, the operating temperature should be higher. High/Low output currents allow 24mA 24mA to have a maximum design flexibility. As part of the 74GTLP series, it is a type of FPGA. Powered by 3.15V~3.45V, it operates on a voltage of V. The 56 termination is a practice in which a transmission line is terminated with an impedance matching device at the end of the line in order to match the characteristic impedance of the line. Normal operation requires an output voltage above 3.3V. 56 pins are present in the device. It is designed with 18 Bits. It is possible to terminate a transmission line with a device that matches the line's characteristic impedance, known as 2 terminations. It reaches 3.45V when the maximum supply voltage (Vsup) is reached. There should be a greater supply voltage (Vsup) than 3.15V.
GTLP18T612MTD Features
56-TFSOP (0.240, 6.10mm Width) package 74GTLP series 56 pin count
GTLP18T612MTD Applications
There are a lot of Rochester Electronics, LLC GTLP18T612MTD Universal Bus Functions applications.