1.2V~3.6V 350MHz 16 Bit D-Type Flip Flop DUAL 74ALVCH16374 48 Pins 40μA 74ALVCH Series 48-BSSOP (0.295, 7.50mm Width)
SOT-23
74ALVCH16374DL,118 Datasheet
non-compliant
In-Stock: 0 items
Specifications
Name
Value
Type
Parameter
Mount
Surface Mount
Mounting Type
Surface Mount
Package / Case
48-BSSOP (0.295, 7.50mm Width)
Number of Pins
48
Operating Temperature
-40°C~85°C TA
Packaging
Tape & Reel (TR)
Series
74ALVCH
JESD-609 Code
e4
Part Status
Not For New Designs
Moisture Sensitivity Level (MSL)
1 (Unlimited)
Number of Terminations
48
Type
D-Type
Terminal Finish
Nickel/Palladium/Gold (Ni/Pd/Au)
Technology
CMOS
Voltage - Supply
1.2V~3.6V
Terminal Position
DUAL
Terminal Form
GULL WING
Peak Reflow Temperature (Cel)
260
Supply Voltage
3.3V
Terminal Pitch
0.635mm
[email protected] Reflow Temperature-Max (s)
30
Base Part Number
74ALVCH16374
Function
Standard
Output Type
Tri-State, Non-Inverted
Number of Elements
2
Polarity
Non-Inverting
Supply Voltage-Max (Vsup)
3.6V
Load Capacitance
50pF
Number of Ports
2
Number of Bits
16
Clock Frequency
350MHz
Propagation Delay
2.3 ns
Turn On Delay Time
2.4 ns
Family
ALVC/VCX/A
Logic Function
D-Type, Flip-Flop
Current - Quiescent (Iq)
40μA
Output Characteristics
3-STATE
Current - Output High, Low
24mA 24mA
Max Propagation Delay @ V, Max CL
3.4ns @ 3.3V, 50pF
Trigger Type
Positive Edge
Input Capacitance
5pF
Number of Output Lines
8
Clock Edge Trigger Type
Positive Edge
Width
7.5mm
Radiation Hardening
No
RoHS Status
ROHS3 Compliant
Pricing & Ordering
Quantity
Unit Price
Ext. Price
1,000
$0.74250
$0.7425
74ALVCH16374DL,118 Product Details
74ALVCH16374DL,118 Overview
It is embeded in 48-BSSOP (0.295, 7.50mm Width) case. As part of the package Tape & Reel (TR), it is embedded. In the configuration, Tri-State, Non-Invertedis used as the output. It is configured with the trigger Positive Edge. Surface Mountis occupied by this electronic component. A voltage of 1.2V~3.6Vis used as the supply voltage. In this case, the operating temperature is -40°C~85°C TA. D-Typedescribes this flip flop. JK flip flop is a part of the 74ALVCHseries of FPGAs. There should be no greater frequency than 350MHzon its output. A total of 2 elements are present. As a result, it consumes 40μA of quiescent current without being affected by external factors. Terminations are 48. This D latch belongs to the family of 74ALVCH16374. It is powered by a voltage of 3.3V . This JK flip flop has a 5pFfarad input capacitance. It is a member of the ALVC/VCX/Afamily of D flip flop. The electronic part is mounted in the way of Surface Mount. There are 48pins on it. Edge triggering is a type of triggering that allows a circuit to become active at the positive edge or the negative edge of the clock signal. The clock edge trigger type of this device is Positive Edge. An electronic part designed with 16bits is used in this application. Vsup reaches 3.6V, the maximal supply voltage. The D flip flop is embedded with 2ports. The JK flip flop is with 8 output lines to operate.