1.65V~5.5V 200MHz 1 Bit D-Type Flip Flop DUAL 74LVC2G74 8 Pins 74LVC Series 8-TSSOP, 8-MSOP (0.118, 3.00mm Width)
SOT-23
74LVC2G74DP-Q100H Datasheet
non-compliant
In-Stock: 0 items
Specifications
Name
Value
Type
Parameter
Factory Lead Time
4 Weeks
Contact Plating
Gold
Mount
Surface Mount
Mounting Type
Surface Mount
Package / Case
8-TSSOP, 8-MSOP (0.118, 3.00mm Width)
Number of Pins
8
Operating Temperature
-40°C~125°C TA
Packaging
Tape & Reel (TR)
Series
74LVC
Part Status
Active
Moisture Sensitivity Level (MSL)
1 (Unlimited)
Number of Terminations
8
Type
D-Type
Technology
CMOS
Voltage - Supply
1.65V~5.5V
Terminal Position
DUAL
Terminal Form
GULL WING
Supply Voltage
1.8V
Terminal Pitch
0.65mm
Base Part Number
74LVC2G74
Function
Set(Preset) and Reset
Output Type
Differential
Number of Elements
1
Polarity
Non-Inverting
Supply Voltage-Max (Vsup)
5.5V
Load Capacitance
50pF
Number of Bits
1
Clock Frequency
200MHz
Propagation Delay
13.4 ns
Quiescent Current
40μA
Family
LVC/LCX/Z
Current - Output High, Low
32mA 32mA
Max Propagation Delay @ V, Max CL
4.1ns @ 5V, 50pF
Trigger Type
Positive Edge
Input Capacitance
4pF
Power Supply Current-Max (ICC)
0.004mA
fmax-Min
200 MHz
Clock Edge Trigger Type
Positive Edge
Length
3mm
Width
3mm
Radiation Hardening
No
RoHS Status
ROHS3 Compliant
Pricing & Ordering
Quantity
Unit Price
Ext. Price
1
$0.264596
$0.264596
10
$0.249619
$2.49619
100
$0.235490
$23.549
500
$0.222160
$111.08
1000
$0.209585
$209.585
74LVC2G74DP-Q100H Product Details
74LVC2G74DP-Q100H Overview
The flip flop is packaged in 8-TSSOP, 8-MSOP (0.118, 3.00mm Width). The Tape & Reel (TR)package contains it. In the configuration, Differentialis used as the output. The trigger it is configured with uses Positive Edge. There is an electrical part that is mounted in the way of Surface Mount. A 1.65V~5.5Vsupply voltage is required for it to operate. It is operating at -40°C~125°C TA. There is D-Type type of electronic flip flop associated with this device. In this case, it is a type of FPGA belonging to the 74LVC series. In order for it to function properly, its output frequency should not exceed 200MHz. The element count is 1 . In 8terminations, a transmission line is terminated with a JK flip flop that matches its characteristic impedance. This D latch belongs to the family of 74LVC2G74. A voltage of 1.8V is used as the power supply for this D latch. There is 4pF input capacitance for this T flip flop. It is a member of the LVC/LCX/Zfamily of D flip flop. There is an electronic part mounted in the way of Surface Mount. As you can see from the design, it has pins with 8. This device's clock edge trigger type is Positive Edge. 1bits are used in its design. The maximal supply voltage (Vsup) reaches 5.5V. Quiescent current is consumed by the D latch in the amount of 40μA.