0.8V~2.7V 250MHz 16 Bit D-Type Flip Flop DUAL 74AUCH16374 48 Pins 20μA 74AUCH Series 48-TFSOP (0.173, 4.40mm Width)
SOT-23
SN74AUCH16374DGVR Datasheet
non-compliant
In-Stock: 0 items
Specifications
Name
Value
Type
Parameter
Factory Lead Time
6 Weeks
Lifecycle Status
ACTIVE (Last Updated: 3 days ago)
Mount
Surface Mount
Mounting Type
Surface Mount
Package / Case
48-TFSOP (0.173, 4.40mm Width)
Number of Pins
48
Weight
123.490523mg
Operating Temperature
-40°C~85°C TA
Packaging
Tape & Reel (TR)
Series
74AUCH
JESD-609 Code
e4
Pbfree Code
yes
Part Status
Active
Moisture Sensitivity Level (MSL)
1 (Unlimited)
Number of Terminations
48
ECCN Code
EAR99
Type
D-Type
Terminal Finish
Nickel/Palladium/Gold (Ni/Pd/Au)
Subcategory
FF/Latches
Packing Method
TR
Technology
CMOS
Voltage - Supply
0.8V~2.7V
Terminal Position
DUAL
Terminal Form
GULL WING
Peak Reflow Temperature (Cel)
260
Supply Voltage
1.2V
Terminal Pitch
0.4mm
[email protected] Reflow Temperature-Max (s)
NOT SPECIFIED
Base Part Number
74AUCH16374
Function
Standard
Qualification Status
Not Qualified
Output Type
Tri-State, Non-Inverted
Number of Elements
2
Polarity
Non-Inverting
Load Capacitance
15pF
Number of Ports
2
Number of Bits
16
Clock Frequency
250MHz
Propagation Delay
2.8 ns
Turn On Delay Time
7.3 ns
Family
AUC
Logic Function
D-Type, Flip-Flop
Current - Quiescent (Iq)
20μA
Output Characteristics
3-STATE
Current - Output High, Low
9mA 9mA
Max I(ol)
0.009 A
Max Propagation Delay @ V, Max CL
2.2ns @ 2.5V, 30pF
Prop. [email protected]
4.5 ns
Trigger Type
Positive Edge
Input Capacitance
3pF
Number of Output Lines
8
Count Direction
UNIDIRECTIONAL
Clock Edge Trigger Type
Positive Edge
Translation
N/A
Height
1.2mm
Length
9.7mm
Width
4.4mm
Thickness
1.05mm
RoHS Status
ROHS3 Compliant
Lead Free
Lead Free
Pricing & Ordering
Quantity
Unit Price
Ext. Price
1
$1.708491
$1.708491
10
$1.611784
$16.11784
100
$1.520551
$152.0551
500
$1.434482
$717.241
1000
$1.353285
$1353.285
SN74AUCH16374DGVR Product Details
SN74AUCH16374DGVR Overview
The item is packaged in 48-TFSOP (0.173, 4.40mm Width)cases. D flip flop is included in the Tape & Reel (TR)package. T flip flop uses Tri-State, Non-Invertedas the output. The trigger configured with it uses Positive Edge. Surface Mountis occupied by this electronic component. A 0.8V~2.7Vsupply voltage is required for it to operate. It is at -40°C~85°C TAdegrees Celsius that the system is operating. D-Typeis the type of this D latch. In FPGA terms, D flip flop is a type of 74AUCHseries FPGA. It should not exceed 250MHzin terms of its output frequency. A total of 2elements are present in it. As a result, it consumes 20μA quiescent current and is not affected by external forces. There are 48 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. This D latch belongs to the family of 74AUCH16374. A voltage of 1.2V is used to power it. The input capacitance of this T flip flop is 3pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. Devices in the AUCfamily are electronic devices. This electronic part is mounted in the way of Surface Mount. With its 48pins, it is designed to work with most electronic flip flops. A Positive Edgeclock edge trigger is used in this device. The part is included in FF/Latches. Flip flops designed with 16bits are used in this part. Considering its reliability, this T flip flop is well suited for TR. The D flip flop has no ports embedded. It operates with 8 output lines.